Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Operators ##[*] and ##[+] #529

Merged
merged 1 commit into from
Jun 3, 2024
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
15 changes: 15 additions & 0 deletions regression/verilog/SVA/sequence3.sv
Original file line number Diff line number Diff line change
@@ -0,0 +1,15 @@
module main;

reg [31:0] x;
wire clk;

initial x=0;

always @(posedge clk)
if(x < 5)
x<=x+1;

initial p0: assert property (##[*] x==6); // same as [0:$]
initial p1: assert property (##[+] x==0); // same as [1:$]

endmodule
2 changes: 2 additions & 0 deletions src/hw_cbmc_irep_ids.h
Original file line number Diff line number Diff line change
Expand Up @@ -16,6 +16,8 @@ IREP_ID_ONE(E)
IREP_ID_ONE(G)
IREP_ID_ONE(X)
IREP_ID_ONE(sva_cycle_delay)
IREP_ID_ONE(sva_cycle_delay_star)
IREP_ID_ONE(sva_cycle_delay_plus)
IREP_ID_ONE(sva_sequence_concatenation)
IREP_ID_ONE(sva_sequence_first_match)
IREP_ID_ONE(sva_sequence_intersect)
Expand Down
4 changes: 4 additions & 0 deletions src/temporal-logic/normalize_property.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -117,6 +117,10 @@ exprt normalize_property(exprt expr)
expr = X_exprt{to_sva_s_nexttime_expr(expr).op()};
else if(expr.id() == ID_sva_cycle_delay)
expr = normalize_pre_sva_cycle_delay(to_sva_cycle_delay_expr(expr));
else if(expr.id() == ID_sva_cycle_delay_plus)
expr = F_exprt{X_exprt{to_sva_cycle_delay_plus_expr(expr).op()}};
else if(expr.id() == ID_sva_cycle_delay_star)
expr = X_exprt{to_sva_cycle_delay_star_expr(expr).op()};

// normalize the operands
for(auto &op : expr.operands())
Expand Down
2 changes: 2 additions & 0 deletions src/temporal-logic/normalize_property.h
Original file line number Diff line number Diff line change
Expand Up @@ -24,6 +24,8 @@ Author: Daniel Kroening, [email protected]
/// ¬¬φ --> φ
/// ¬Gφ --> F¬φ
/// ¬Fφ --> G¬φ
/// [*] φ --> F φ
/// [+] φ --> X F φ
exprt normalize_property(exprt);

#endif
6 changes: 6 additions & 0 deletions src/verilog/expr2verilog.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -1106,6 +1106,12 @@ std::string expr2verilogt::convert(
else if(src.id()==ID_sva_non_overlapped_implication)
return precedence = 0, convert_sva_binary("|=>", to_binary_expr(src));

else if(src.id() == ID_sva_cycle_delay_star)
return convert_sva_unary("##[*]", to_unary_expr(src));

else if(src.id() == ID_sva_cycle_delay_plus)
return convert_sva_unary("##[+]", to_unary_expr(src));

else if(src.id()==ID_sva_cycle_delay)
return convert_sva_cycle_delay(to_ternary_expr(src), precedence = 0);
// not sure about precedence
Expand Down
4 changes: 4 additions & 0 deletions src/verilog/parser.y
Original file line number Diff line number Diff line change
Expand Up @@ -2106,6 +2106,10 @@ cycle_delay_range:
{ init($$, ID_sva_cycle_delay); mto($$, $2); stack_expr($$).operands().push_back(nil_exprt()); }
| "##" '[' cycle_delay_const_range_expression ']'
{ $$ = $3; }
| "##" '[' TOK_ASTERIC ']'
{ init($$, ID_sva_cycle_delay_star); }
| "##" '[' TOK_PLUS ']'
{ init($$, ID_sva_cycle_delay_plus); }
;

cycle_delay_const_range_expression:
Expand Down
50 changes: 50 additions & 0 deletions src/verilog/sva_expr.h
Original file line number Diff line number Diff line change
Expand Up @@ -521,4 +521,54 @@ static inline sva_cycle_delay_exprt &to_sva_cycle_delay_expr(exprt &expr)
return static_cast<sva_cycle_delay_exprt &>(expr);
}

class sva_cycle_delay_plus_exprt : public unary_exprt
{
public:
explicit sva_cycle_delay_plus_exprt(exprt op)
: unary_exprt(ID_sva_cycle_delay_plus, std::move(op), bool_typet())
{
}
};

static inline const sva_cycle_delay_plus_exprt &
to_sva_cycle_delay_plus_expr(const exprt &expr)
{
PRECONDITION(expr.id() == ID_sva_cycle_delay_plus);
sva_cycle_delay_plus_exprt::check(expr);
return static_cast<const sva_cycle_delay_plus_exprt &>(expr);
}

static inline sva_cycle_delay_plus_exprt &
to_sva_cycle_delay_plus_expr(exprt &expr)
{
PRECONDITION(expr.id() == ID_sva_cycle_delay_plus);
sva_cycle_delay_plus_exprt::check(expr);
return static_cast<sva_cycle_delay_plus_exprt &>(expr);
}

class sva_cycle_delay_star_exprt : public unary_exprt
{
public:
explicit sva_cycle_delay_star_exprt(exprt op)
: unary_exprt(ID_sva_cycle_delay_star, std::move(op), bool_typet())
{
}
};

static inline const sva_cycle_delay_star_exprt &
to_sva_cycle_delay_star_expr(const exprt &expr)
{
PRECONDITION(expr.id() == ID_sva_cycle_delay_star);
sva_cycle_delay_star_exprt::check(expr);
return static_cast<const sva_cycle_delay_star_exprt &>(expr);
}

static inline sva_cycle_delay_star_exprt &
to_sva_cycle_delay_star_expr(exprt &expr)
{
PRECONDITION(expr.id() == ID_sva_cycle_delay_star);
sva_cycle_delay_star_exprt::check(expr);
return static_cast<sva_cycle_delay_star_exprt &>(expr);
}

#endif
4 changes: 3 additions & 1 deletion src/verilog/verilog_typecheck_expr.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -1906,7 +1906,9 @@ exprt verilog_typecheck_exprt::convert_unary_expr(unary_exprt expr)
}
else if(
expr.id() == ID_sva_always || expr.id() == ID_sva_nexttime ||
expr.id() == ID_sva_s_nexttime || expr.id() == ID_sva_s_eventually)
expr.id() == ID_sva_s_nexttime || expr.id() == ID_sva_s_eventually ||
expr.id() == ID_sva_cycle_delay_plus ||
expr.id() == ID_sva_cycle_delay_star)
{
assert(expr.operands().size()==1);
convert_expr(expr.op());
Expand Down