Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Verilog: zero-count replication #366

Merged
merged 2 commits into from
Feb 5, 2024
Merged

Verilog: zero-count replication #366

merged 2 commits into from
Feb 5, 2024

Conversation

kroening
Copy link
Member

@kroening kroening commented Feb 3, 2024

The SystemVerilog 1800-2017 standard explicitly allows replications with count zero.

This exercises additonal functionality of the solver backend, and is hence
worth running in CI.
The SystemVerilog 1800-2017 standard explicitly allows replications with
count zero.
@kroening kroening force-pushed the verilog-replication branch from 15fbd5b to ac27405 Compare February 3, 2024 16:32
@kroening kroening marked this pull request as ready for review February 3, 2024 17:05
@tautschnig tautschnig merged commit 0bc98d2 into main Feb 5, 2024
4 checks passed
@tautschnig tautschnig deleted the verilog-replication branch February 5, 2024 14:08
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
Projects
None yet
Development

Successfully merging this pull request may close these issues.

2 participants