diff --git a/hardware/scala/saxon/board/muselab/ICESugerPro/ICESugarProMinimal.scala b/hardware/scala/saxon/board/muselab/ICESugerPro/ICESugarProMinimal.scala index f2f86699c..618184f5d 100644 --- a/hardware/scala/saxon/board/muselab/ICESugerPro/ICESugarProMinimal.scala +++ b/hardware/scala/saxon/board/muselab/ICESugerPro/ICESugarProMinimal.scala @@ -169,6 +169,7 @@ class ICESugarProMinimal extends Component{ val phyA = Ecp5Sdrx2PhyGenerator().connect(sdramA) val hdmiPhy = vga.withHdmiEcp5(hdmiCd.outputClockDomain) val vgaPhy = vga.withRegisterPhy(withColorEn = false) + val vgaBus = Handle(vga.output.toIo) interconnect.setPipelining(bmbPeripheral.bmb)(cmdHalfRate = true, rspHalfRate = true) interconnect.setPipelining(cpu.dBus)(cmdValid = true)